tree: c9efbfeb2a752392078f3e10bb03a9385d21e0ad [path history] [tgz]
  1. sst/
  2. gem5.cc
  3. gem5.hh
  4. INSTALL.md
  5. LICENSE
  6. Makefile
  7. README.md
  8. sst_responder.cc
  9. sst_responder.hh
  10. sst_responder_subcomponent.cc
  11. sst_responder_subcomponent.hh
  12. translator.hh
  13. util.hh
ext/sst/README.md

Using gem5 in an SST simulation

Overview

This directory contains the library needed to use gem5 TimingSimpleCPU model in an SST-driven simulation.

When compiled, the gem5 library for SST libgem5.so will be generated, containing the libgem5_*.so as well as the gem5 Component and the SST Responder SubComponent.

                           On/Off-chip devs     TimingSimpleCPU
                                ^                 ^         ^
                                |                 |         |
                                v                 v         v
                            ==================================== [gem5::NonCoherentXBar]
                                                      ^ [OutgoingRequestBridge]
           gem5_system_port                           |
[OutgoingRequestBridge] ^                             |
                        |                             |
         [SSTResponder] v                             v [SSTResponder]
gem5 Component {SSTResponderSubComponent, SSTResponderSubComponent}
                         ^                        ^
                         |                        |
                         v                        v
                    ================================== [SST Bus]
                                        ^
                                        |
                                        v
                                     SST cache  <---->  SST memory

Components and SubComponents

  • gem5 Component has the following responsibilities,

    • initializing the gem5 Python environment
    • instantiating/setting-up the gem5 SimObjects as specified by the gem5 configuration
    • connect every SSTResponderSubComponent to the corresponding OutgoingRequestBridge
    • handling a gem5 event queue (with all thread-synchronization barriers removed)
    • handling executions of gem5 events when it has clockTick yielded by SST Note: there should only be one gem5 Component per process.
  • SSTResponderSubComponent has the responsibity of receiving requests from gem5, translating requests to an SST Request and sending it to SSTResponder. Upon receiving a response from the memory interface, SSTResponderSubComponent will translate the response to a gem5 Packet and send it to the its OutgoingRequestBridge.

  • SSTResponder is owned by SSTResponderSubComponent. The responder will receive the request from the SubComponent and send it to the SST memory hierarchy.

Installation

See INSTALL.md.

Running an example simulation

Downloading the built bootloader containing a Linux Kernel and a workload,

wget http://dist.gem5.org/dist/develop/misc/riscv/bbl-busybox-boot-exit

Running the simulation

sst sst/example.py

bbl-busybox-boot-exit contains an m5 binary, and m5 exit will be called upon the booting process reaching the early userspace. More information about building a bootloader containing a Linux Kernel and a customized workload is available at [https://gem5.googlesource.com/public/gem5-resources/+/refs/heads/develop/src/riscv-boot-exit-nodisk/].

Notes

  • SwapReq from gem5 requires reading from memory and writing to memory. We handle the request in SST in a way that, when SST gets the response from memory, SST will send that response to gem5, while SST will send a write request with modified data to memory.