|  |  | 
|  | /* | 
|  | * This file is subject to the terms and conditions of the GNU General Public | 
|  | * License.  See the file "COPYING" in the main directory of this archive | 
|  | * for more details. | 
|  | * | 
|  | * SGI UV MMR definitions | 
|  | * | 
|  | * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved. | 
|  | */ | 
|  |  | 
|  | #ifndef _ASM_X86_UV_UV_MMRS_H | 
|  | #define _ASM_X86_UV_UV_MMRS_H | 
|  |  | 
|  | #define UV_MMR_ENABLE		(1UL << 63) | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                           UVH_BAU_DATA_CONFIG                             */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_MISC_CONTROL 0x320170UL | 
|  | #define UV_ENABLE_INTD_SOFT_ACK_MODE_SHIFT 15 | 
|  | #define UV_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHIFT 16 | 
|  | #define UV_INTD_SOFT_ACK_TIMEOUT_PERIOD 0x000000000bUL | 
|  | /* 1011 timebase 7 (168millisec) * 3 ticks -> 500ms */ | 
|  | #define UVH_BAU_DATA_CONFIG 0x61680UL | 
|  | #define UVH_BAU_DATA_CONFIG_32 0x0438 | 
|  |  | 
|  | #define UVH_BAU_DATA_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_BAU_DATA_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_BAU_DATA_CONFIG_DM_SHFT 8 | 
|  | #define UVH_BAU_DATA_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_BAU_DATA_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_BAU_DATA_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_BAU_DATA_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_BAU_DATA_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_BAU_DATA_CONFIG_P_SHFT 13 | 
|  | #define UVH_BAU_DATA_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_BAU_DATA_CONFIG_T_SHFT 15 | 
|  | #define UVH_BAU_DATA_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_BAU_DATA_CONFIG_M_SHFT 16 | 
|  | #define UVH_BAU_DATA_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_BAU_DATA_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_BAU_DATA_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_bau_data_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_bau_data_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                           UVH_EVENT_OCCURRED0                             */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_EVENT_OCCURRED0 0x70000UL | 
|  | #define UVH_EVENT_OCCURRED0_32 0x005e8 | 
|  |  | 
|  | #define UVH_EVENT_OCCURRED0_LB_HCERR_SHFT 0 | 
|  | #define UVH_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL | 
|  | #define UVH_EVENT_OCCURRED0_GR0_HCERR_SHFT 1 | 
|  | #define UVH_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000002UL | 
|  | #define UVH_EVENT_OCCURRED0_GR1_HCERR_SHFT 2 | 
|  | #define UVH_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000004UL | 
|  | #define UVH_EVENT_OCCURRED0_LH_HCERR_SHFT 3 | 
|  | #define UVH_EVENT_OCCURRED0_LH_HCERR_MASK 0x0000000000000008UL | 
|  | #define UVH_EVENT_OCCURRED0_RH_HCERR_SHFT 4 | 
|  | #define UVH_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000010UL | 
|  | #define UVH_EVENT_OCCURRED0_XN_HCERR_SHFT 5 | 
|  | #define UVH_EVENT_OCCURRED0_XN_HCERR_MASK 0x0000000000000020UL | 
|  | #define UVH_EVENT_OCCURRED0_SI_HCERR_SHFT 6 | 
|  | #define UVH_EVENT_OCCURRED0_SI_HCERR_MASK 0x0000000000000040UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_AOERR0_SHFT 7 | 
|  | #define UVH_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000080UL | 
|  | #define UVH_EVENT_OCCURRED0_GR0_AOERR0_SHFT 8 | 
|  | #define UVH_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000000100UL | 
|  | #define UVH_EVENT_OCCURRED0_GR1_AOERR0_SHFT 9 | 
|  | #define UVH_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000000200UL | 
|  | #define UVH_EVENT_OCCURRED0_LH_AOERR0_SHFT 10 | 
|  | #define UVH_EVENT_OCCURRED0_LH_AOERR0_MASK 0x0000000000000400UL | 
|  | #define UVH_EVENT_OCCURRED0_RH_AOERR0_SHFT 11 | 
|  | #define UVH_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL | 
|  | #define UVH_EVENT_OCCURRED0_XN_AOERR0_SHFT 12 | 
|  | #define UVH_EVENT_OCCURRED0_XN_AOERR0_MASK 0x0000000000001000UL | 
|  | #define UVH_EVENT_OCCURRED0_SI_AOERR0_SHFT 13 | 
|  | #define UVH_EVENT_OCCURRED0_SI_AOERR0_MASK 0x0000000000002000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_AOERR1_SHFT 14 | 
|  | #define UVH_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000004000UL | 
|  | #define UVH_EVENT_OCCURRED0_GR0_AOERR1_SHFT 15 | 
|  | #define UVH_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000000008000UL | 
|  | #define UVH_EVENT_OCCURRED0_GR1_AOERR1_SHFT 16 | 
|  | #define UVH_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000000010000UL | 
|  | #define UVH_EVENT_OCCURRED0_LH_AOERR1_SHFT 17 | 
|  | #define UVH_EVENT_OCCURRED0_LH_AOERR1_MASK 0x0000000000020000UL | 
|  | #define UVH_EVENT_OCCURRED0_RH_AOERR1_SHFT 18 | 
|  | #define UVH_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000040000UL | 
|  | #define UVH_EVENT_OCCURRED0_XN_AOERR1_SHFT 19 | 
|  | #define UVH_EVENT_OCCURRED0_XN_AOERR1_MASK 0x0000000000080000UL | 
|  | #define UVH_EVENT_OCCURRED0_SI_AOERR1_SHFT 20 | 
|  | #define UVH_EVENT_OCCURRED0_SI_AOERR1_MASK 0x0000000000100000UL | 
|  | #define UVH_EVENT_OCCURRED0_RH_VPI_INT_SHFT 21 | 
|  | #define UVH_EVENT_OCCURRED0_RH_VPI_INT_MASK 0x0000000000200000UL | 
|  | #define UVH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 22 | 
|  | #define UVH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 23 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000000800000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 24 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000001000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 25 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000002000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 26 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000004000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 27 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000000008000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 28 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000000010000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 29 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000000020000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 30 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000000040000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 31 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000000080000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 32 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000000100000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 33 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000000200000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 34 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000000400000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 35 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000000800000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 36 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000001000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 37 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000002000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 38 | 
|  | #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000004000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_L1_NMI_INT_SHFT 39 | 
|  | #define UVH_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0000008000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_STOP_CLOCK_SHFT 40 | 
|  | #define UVH_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0000010000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 41 | 
|  | #define UVH_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0000020000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 42 | 
|  | #define UVH_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0000040000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LTC_INT_SHFT 43 | 
|  | #define UVH_EVENT_OCCURRED0_LTC_INT_MASK 0x0000080000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 44 | 
|  | #define UVH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_IPI_INT_SHFT 45 | 
|  | #define UVH_EVENT_OCCURRED0_IPI_INT_MASK 0x0000200000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_EXTIO_INT0_SHFT 46 | 
|  | #define UVH_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0000400000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_EXTIO_INT1_SHFT 47 | 
|  | #define UVH_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0000800000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_EXTIO_INT2_SHFT 48 | 
|  | #define UVH_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0001000000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_EXTIO_INT3_SHFT 49 | 
|  | #define UVH_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0002000000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_PROFILE_INT_SHFT 50 | 
|  | #define UVH_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0004000000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_RTC0_SHFT 51 | 
|  | #define UVH_EVENT_OCCURRED0_RTC0_MASK 0x0008000000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_RTC1_SHFT 52 | 
|  | #define UVH_EVENT_OCCURRED0_RTC1_MASK 0x0010000000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_RTC2_SHFT 53 | 
|  | #define UVH_EVENT_OCCURRED0_RTC2_MASK 0x0020000000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_RTC3_SHFT 54 | 
|  | #define UVH_EVENT_OCCURRED0_RTC3_MASK 0x0040000000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_BAU_DATA_SHFT 55 | 
|  | #define UVH_EVENT_OCCURRED0_BAU_DATA_MASK 0x0080000000000000UL | 
|  | #define UVH_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_SHFT 56 | 
|  | #define UVH_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_MASK 0x0100000000000000UL | 
|  | union uvh_event_occurred0_u { | 
|  | unsigned long	v; | 
|  | struct uvh_event_occurred0_s { | 
|  | unsigned long	lb_hcerr             :  1;  /* RW, W1C */ | 
|  | unsigned long	gr0_hcerr            :  1;  /* RW, W1C */ | 
|  | unsigned long	gr1_hcerr            :  1;  /* RW, W1C */ | 
|  | unsigned long	lh_hcerr             :  1;  /* RW, W1C */ | 
|  | unsigned long	rh_hcerr             :  1;  /* RW, W1C */ | 
|  | unsigned long	xn_hcerr             :  1;  /* RW, W1C */ | 
|  | unsigned long	si_hcerr             :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_aoerr0            :  1;  /* RW, W1C */ | 
|  | unsigned long	gr0_aoerr0           :  1;  /* RW, W1C */ | 
|  | unsigned long	gr1_aoerr0           :  1;  /* RW, W1C */ | 
|  | unsigned long	lh_aoerr0            :  1;  /* RW, W1C */ | 
|  | unsigned long	rh_aoerr0            :  1;  /* RW, W1C */ | 
|  | unsigned long	xn_aoerr0            :  1;  /* RW, W1C */ | 
|  | unsigned long	si_aoerr0            :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_aoerr1            :  1;  /* RW, W1C */ | 
|  | unsigned long	gr0_aoerr1           :  1;  /* RW, W1C */ | 
|  | unsigned long	gr1_aoerr1           :  1;  /* RW, W1C */ | 
|  | unsigned long	lh_aoerr1            :  1;  /* RW, W1C */ | 
|  | unsigned long	rh_aoerr1            :  1;  /* RW, W1C */ | 
|  | unsigned long	xn_aoerr1            :  1;  /* RW, W1C */ | 
|  | unsigned long	si_aoerr1            :  1;  /* RW, W1C */ | 
|  | unsigned long	rh_vpi_int           :  1;  /* RW, W1C */ | 
|  | unsigned long	system_shutdown_int  :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_0         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_1         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_2         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_3         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_4         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_5         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_6         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_7         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_8         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_9         :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_10        :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_11        :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_12        :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_13        :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_14        :  1;  /* RW, W1C */ | 
|  | unsigned long	lb_irq_int_15        :  1;  /* RW, W1C */ | 
|  | unsigned long	l1_nmi_int           :  1;  /* RW, W1C */ | 
|  | unsigned long	stop_clock           :  1;  /* RW, W1C */ | 
|  | unsigned long	asic_to_l1           :  1;  /* RW, W1C */ | 
|  | unsigned long	l1_to_asic           :  1;  /* RW, W1C */ | 
|  | unsigned long	ltc_int              :  1;  /* RW, W1C */ | 
|  | unsigned long	la_seq_trigger       :  1;  /* RW, W1C */ | 
|  | unsigned long	ipi_int              :  1;  /* RW, W1C */ | 
|  | unsigned long	extio_int0           :  1;  /* RW, W1C */ | 
|  | unsigned long	extio_int1           :  1;  /* RW, W1C */ | 
|  | unsigned long	extio_int2           :  1;  /* RW, W1C */ | 
|  | unsigned long	extio_int3           :  1;  /* RW, W1C */ | 
|  | unsigned long	profile_int          :  1;  /* RW, W1C */ | 
|  | unsigned long	rtc0                 :  1;  /* RW, W1C */ | 
|  | unsigned long	rtc1                 :  1;  /* RW, W1C */ | 
|  | unsigned long	rtc2                 :  1;  /* RW, W1C */ | 
|  | unsigned long	rtc3                 :  1;  /* RW, W1C */ | 
|  | unsigned long	bau_data             :  1;  /* RW, W1C */ | 
|  | unsigned long	power_management_req :  1;  /* RW, W1C */ | 
|  | unsigned long	rsvd_57_63           :  7;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                        UVH_EVENT_OCCURRED0_ALIAS                          */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_EVENT_OCCURRED0_ALIAS 0x0000000000070008UL | 
|  | #define UVH_EVENT_OCCURRED0_ALIAS_32 0x005f0 | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                         UVH_GR0_TLB_INT0_CONFIG                           */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_GR0_TLB_INT0_CONFIG 0x61b00UL | 
|  |  | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_DM_SHFT 8 | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_P_SHFT 13 | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_T_SHFT 15 | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_M_SHFT 16 | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_gr0_tlb_int0_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_gr0_tlb_int0_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                         UVH_GR0_TLB_INT1_CONFIG                           */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_GR0_TLB_INT1_CONFIG 0x61b40UL | 
|  |  | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_DM_SHFT 8 | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_P_SHFT 13 | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_T_SHFT 15 | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_M_SHFT 16 | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_gr0_tlb_int1_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_gr0_tlb_int1_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                         UVH_GR1_TLB_INT0_CONFIG                           */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_GR1_TLB_INT0_CONFIG 0x61f00UL | 
|  |  | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_DM_SHFT 8 | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_P_SHFT 13 | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_T_SHFT 15 | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_M_SHFT 16 | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_gr1_tlb_int0_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_gr1_tlb_int0_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                         UVH_GR1_TLB_INT1_CONFIG                           */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_GR1_TLB_INT1_CONFIG 0x61f40UL | 
|  |  | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_DM_SHFT 8 | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_P_SHFT 13 | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_T_SHFT 15 | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_M_SHFT 16 | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_gr1_tlb_int1_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_gr1_tlb_int1_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                               UVH_INT_CMPB                                */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_INT_CMPB 0x22080UL | 
|  |  | 
|  | #define UVH_INT_CMPB_REAL_TIME_CMPB_SHFT 0 | 
|  | #define UVH_INT_CMPB_REAL_TIME_CMPB_MASK 0x00ffffffffffffffUL | 
|  |  | 
|  | union uvh_int_cmpb_u { | 
|  | unsigned long	v; | 
|  | struct uvh_int_cmpb_s { | 
|  | unsigned long	real_time_cmpb : 56;  /* RW */ | 
|  | unsigned long	rsvd_56_63     :  8;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                               UVH_INT_CMPC                                */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_INT_CMPC 0x22100UL | 
|  |  | 
|  | #define UVH_INT_CMPC_REAL_TIME_CMPC_SHFT 0 | 
|  | #define UVH_INT_CMPC_REAL_TIME_CMPC_MASK 0x00ffffffffffffffUL | 
|  |  | 
|  | union uvh_int_cmpc_u { | 
|  | unsigned long	v; | 
|  | struct uvh_int_cmpc_s { | 
|  | unsigned long	real_time_cmpc : 56;  /* RW */ | 
|  | unsigned long	rsvd_56_63     :  8;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                               UVH_INT_CMPD                                */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_INT_CMPD 0x22180UL | 
|  |  | 
|  | #define UVH_INT_CMPD_REAL_TIME_CMPD_SHFT 0 | 
|  | #define UVH_INT_CMPD_REAL_TIME_CMPD_MASK 0x00ffffffffffffffUL | 
|  |  | 
|  | union uvh_int_cmpd_u { | 
|  | unsigned long	v; | 
|  | struct uvh_int_cmpd_s { | 
|  | unsigned long	real_time_cmpd : 56;  /* RW */ | 
|  | unsigned long	rsvd_56_63     :  8;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                               UVH_IPI_INT                                 */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_IPI_INT 0x60500UL | 
|  | #define UVH_IPI_INT_32 0x0348 | 
|  |  | 
|  | #define UVH_IPI_INT_VECTOR_SHFT 0 | 
|  | #define UVH_IPI_INT_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_IPI_INT_DELIVERY_MODE_SHFT 8 | 
|  | #define UVH_IPI_INT_DELIVERY_MODE_MASK 0x0000000000000700UL | 
|  | #define UVH_IPI_INT_DESTMODE_SHFT 11 | 
|  | #define UVH_IPI_INT_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_IPI_INT_APIC_ID_SHFT 16 | 
|  | #define UVH_IPI_INT_APIC_ID_MASK 0x0000ffffffff0000UL | 
|  | #define UVH_IPI_INT_SEND_SHFT 63 | 
|  | #define UVH_IPI_INT_SEND_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_ipi_int_u { | 
|  | unsigned long	v; | 
|  | struct uvh_ipi_int_s { | 
|  | unsigned long	vector_       :  8;  /* RW */ | 
|  | unsigned long	delivery_mode :  3;  /* RW */ | 
|  | unsigned long	destmode      :  1;  /* RW */ | 
|  | unsigned long	rsvd_12_15    :  4;  /*    */ | 
|  | unsigned long	apic_id       : 32;  /* RW */ | 
|  | unsigned long	rsvd_48_62    : 15;  /*    */ | 
|  | unsigned long	send          :  1;  /* WP */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                   UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST                     */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST 0x320050UL | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_32 0x009c0 | 
|  |  | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_SHFT 4 | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_MASK 0x000007fffffffff0UL | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_SHFT 49 | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_MASK 0x7ffe000000000000UL | 
|  |  | 
|  | union uvh_lb_bau_intd_payload_queue_first_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_bau_intd_payload_queue_first_s { | 
|  | unsigned long	rsvd_0_3:  4;  /*    */ | 
|  | unsigned long	address : 39;  /* RW */ | 
|  | unsigned long	rsvd_43_48:  6;  /*    */ | 
|  | unsigned long	node_id : 14;  /* RW */ | 
|  | unsigned long	rsvd_63 :  1;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                    UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST                     */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST 0x320060UL | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_32 0x009c8 | 
|  |  | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_SHFT 4 | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_MASK 0x000007fffffffff0UL | 
|  |  | 
|  | union uvh_lb_bau_intd_payload_queue_last_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_bau_intd_payload_queue_last_s { | 
|  | unsigned long	rsvd_0_3:  4;  /*    */ | 
|  | unsigned long	address : 39;  /* RW */ | 
|  | unsigned long	rsvd_43_63: 21;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                    UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL                     */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL 0x320070UL | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_32 0x009d0 | 
|  |  | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_SHFT 4 | 
|  | #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_MASK 0x000007fffffffff0UL | 
|  |  | 
|  | union uvh_lb_bau_intd_payload_queue_tail_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_bau_intd_payload_queue_tail_s { | 
|  | unsigned long	rsvd_0_3:  4;  /*    */ | 
|  | unsigned long	address : 39;  /* RW */ | 
|  | unsigned long	rsvd_43_63: 21;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                   UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE                    */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE 0x320080UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_32 0x0a68 | 
|  |  | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_SHFT 0 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_MASK 0x0000000000000001UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_SHFT 1 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_MASK 0x0000000000000002UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_SHFT 2 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_MASK 0x0000000000000004UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_SHFT 3 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_MASK 0x0000000000000008UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_SHFT 4 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_MASK 0x0000000000000010UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_SHFT 5 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_MASK 0x0000000000000020UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_SHFT 6 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_MASK 0x0000000000000040UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_SHFT 7 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_MASK 0x0000000000000080UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_SHFT 8 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_MASK 0x0000000000000100UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_SHFT 9 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_MASK 0x0000000000000200UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_SHFT 10 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_MASK 0x0000000000000400UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_SHFT 11 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_MASK 0x0000000000000800UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_SHFT 12 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_MASK 0x0000000000001000UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_SHFT 13 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_MASK 0x0000000000002000UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_SHFT 14 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_MASK 0x0000000000004000UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_SHFT 15 | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_MASK 0x0000000000008000UL | 
|  | union uvh_lb_bau_intd_software_acknowledge_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_bau_intd_software_acknowledge_s { | 
|  | unsigned long	pending_0 :  1;  /* RW, W1C */ | 
|  | unsigned long	pending_1 :  1;  /* RW, W1C */ | 
|  | unsigned long	pending_2 :  1;  /* RW, W1C */ | 
|  | unsigned long	pending_3 :  1;  /* RW, W1C */ | 
|  | unsigned long	pending_4 :  1;  /* RW, W1C */ | 
|  | unsigned long	pending_5 :  1;  /* RW, W1C */ | 
|  | unsigned long	pending_6 :  1;  /* RW, W1C */ | 
|  | unsigned long	pending_7 :  1;  /* RW, W1C */ | 
|  | unsigned long	timeout_0 :  1;  /* RW, W1C */ | 
|  | unsigned long	timeout_1 :  1;  /* RW, W1C */ | 
|  | unsigned long	timeout_2 :  1;  /* RW, W1C */ | 
|  | unsigned long	timeout_3 :  1;  /* RW, W1C */ | 
|  | unsigned long	timeout_4 :  1;  /* RW, W1C */ | 
|  | unsigned long	timeout_5 :  1;  /* RW, W1C */ | 
|  | unsigned long	timeout_6 :  1;  /* RW, W1C */ | 
|  | unsigned long	timeout_7 :  1;  /* RW, W1C */ | 
|  | unsigned long	rsvd_16_63: 48;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS                 */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS 0x0000000000320088UL | 
|  | #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS_32 0x0a70 | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                     UVH_LB_BAU_SB_ACTIVATION_CONTROL                      */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_CONTROL 0x320020UL | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_32 0x009a8 | 
|  |  | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_SHFT 0 | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_MASK 0x000000000000003fUL | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT 62 | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_MASK 0x4000000000000000UL | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_SHFT 63 | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_lb_bau_sb_activation_control_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_bau_sb_activation_control_s { | 
|  | unsigned long	index :  6;  /* RW */ | 
|  | unsigned long	rsvd_6_61: 56;  /*    */ | 
|  | unsigned long	push  :  1;  /* WP */ | 
|  | unsigned long	init  :  1;  /* WP */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                    UVH_LB_BAU_SB_ACTIVATION_STATUS_0                      */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0 0x320030UL | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_32 0x009b0 | 
|  |  | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_SHFT 0 | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_MASK 0xffffffffffffffffUL | 
|  |  | 
|  | union uvh_lb_bau_sb_activation_status_0_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_bau_sb_activation_status_0_s { | 
|  | unsigned long	status : 64;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                    UVH_LB_BAU_SB_ACTIVATION_STATUS_1                      */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1 0x320040UL | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_32 0x009b8 | 
|  |  | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_SHFT 0 | 
|  | #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_MASK 0xffffffffffffffffUL | 
|  |  | 
|  | union uvh_lb_bau_sb_activation_status_1_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_bau_sb_activation_status_1_s { | 
|  | unsigned long	status : 64;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                      UVH_LB_BAU_SB_DESCRIPTOR_BASE                        */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_BAU_SB_DESCRIPTOR_BASE 0x320010UL | 
|  | #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_32 0x009a0 | 
|  |  | 
|  | #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_SHFT 12 | 
|  | #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_MASK 0x000007fffffff000UL | 
|  | #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_SHFT 49 | 
|  | #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_MASK 0x7ffe000000000000UL | 
|  |  | 
|  | union uvh_lb_bau_sb_descriptor_base_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_bau_sb_descriptor_base_s { | 
|  | unsigned long	rsvd_0_11    : 12;  /*    */ | 
|  | unsigned long	page_address : 31;  /* RW */ | 
|  | unsigned long	rsvd_43_48   :  6;  /*    */ | 
|  | unsigned long	node_id      : 14;  /* RW */ | 
|  | unsigned long	rsvd_63      :  1;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                      UVH_LB_MCAST_AOERR0_RPT_ENABLE                       */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE 0x50b20UL | 
|  |  | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_OBESE_MSG_SHFT 0 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_OBESE_MSG_MASK 0x0000000000000001UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_DATA_SB_ERR_SHFT 1 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_DATA_SB_ERR_MASK 0x0000000000000002UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_NACK_BUFF_PARITY_SHFT 2 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_NACK_BUFF_PARITY_MASK 0x0000000000000004UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_TIMEOUT_SHFT 3 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_TIMEOUT_MASK 0x0000000000000008UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_INACTIVE_REPLY_SHFT 4 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_INACTIVE_REPLY_MASK 0x0000000000000010UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_UPGRADE_ERROR_SHFT 5 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_UPGRADE_ERROR_MASK 0x0000000000000020UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_REG_COUNT_UNDERFLOW_SHFT 6 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_REG_COUNT_UNDERFLOW_MASK 0x0000000000000040UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_REP_OBESE_MSG_SHFT 7 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MCAST_REP_OBESE_MSG_MASK 0x0000000000000080UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_RUNT_MSG_SHFT 8 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_RUNT_MSG_MASK 0x0000000000000100UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_OBESE_MSG_SHFT 9 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_OBESE_MSG_MASK 0x0000000000000200UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_DATA_SB_ERR_SHFT 10 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REQ_DATA_SB_ERR_MASK 0x0000000000000400UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_RUNT_MSG_SHFT 11 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_RUNT_MSG_MASK 0x0000000000000800UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_OBESE_MSG_SHFT 12 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_OBESE_MSG_MASK 0x0000000000001000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_DATA_SB_ERR_SHFT 13 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_DATA_SB_ERR_MASK 0x0000000000002000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_COMMAND_ERR_SHFT 14 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_REP_COMMAND_ERR_MASK 0x0000000000004000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_PEND_TIMEOUT_SHFT 15 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_UCACHE_PEND_TIMEOUT_MASK 0x0000000000008000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_RUNT_MSG_SHFT 16 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_RUNT_MSG_MASK 0x0000000000010000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_OBESE_MSG_SHFT 17 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_OBESE_MSG_MASK 0x0000000000020000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_DATA_SB_ERR_SHFT 18 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REQ_DATA_SB_ERR_MASK 0x0000000000040000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_RUNT_MSG_SHFT 19 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_RUNT_MSG_MASK 0x0000000000080000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_OBESE_MSG_SHFT 20 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_OBESE_MSG_MASK 0x0000000000100000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_DATA_SB_ERR_SHFT 21 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_REP_DATA_SB_ERR_MASK 0x0000000000200000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_AMO_TIMEOUT_SHFT 22 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_AMO_TIMEOUT_MASK 0x0000000000400000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_PUT_TIMEOUT_SHFT 23 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_PUT_TIMEOUT_MASK 0x0000000000800000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_SPURIOUS_EVENT_SHFT 24 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_MACC_SPURIOUS_EVENT_MASK 0x0000000001000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_IOH_DESTINATION_TABLE_PARITY_SHFT 25 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_IOH_DESTINATION_TABLE_PARITY_MASK 0x0000000002000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_GET_HAD_ERROR_REPLY_SHFT 26 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_GET_HAD_ERROR_REPLY_MASK 0x0000000004000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_GET_TIMEOUT_SHFT 27 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_GET_TIMEOUT_MASK 0x0000000008000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_LOCK_MANAGER_HAD_ERROR_REPLY_SHFT 28 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_LOCK_MANAGER_HAD_ERROR_REPLY_MASK 0x0000000010000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_PUT_HAD_ERROR_REPLY_SHFT 29 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_PUT_HAD_ERROR_REPLY_MASK 0x0000000020000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_PUT_TIMEOUT_SHFT 30 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_PUT_TIMEOUT_MASK 0x0000000040000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_SB_ACTIVATION_OVERRUN_SHFT 31 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_SB_ACTIVATION_OVERRUN_MASK 0x0000000080000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_COMPLETED_GB_ACTIVATION_HAD_ERROR_REPLY_SHFT 32 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_COMPLETED_GB_ACTIVATION_HAD_ERROR_REPLY_MASK 0x0000000100000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_COMPLETED_GB_ACTIVATION_TIMEOUT_SHFT 33 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_COMPLETED_GB_ACTIVATION_TIMEOUT_MASK 0x0000000200000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_DESCRIPTOR_BUFFER_0_PARITY_SHFT 34 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_DESCRIPTOR_BUFFER_0_PARITY_MASK 0x0000000400000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_DESCRIPTOR_BUFFER_1_PARITY_SHFT 35 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_DESCRIPTOR_BUFFER_1_PARITY_MASK 0x0000000800000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_SOCKET_DESTINATION_TABLE_PARITY_SHFT 36 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_SOCKET_DESTINATION_TABLE_PARITY_MASK 0x0000001000000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_BAU_REPLY_PAYLOAD_CORRUPTION_SHFT 37 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_BAU_REPLY_PAYLOAD_CORRUPTION_MASK 0x0000002000000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_IO_PORT_DESTINATION_TABLE_PARITY_SHFT 38 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_IO_PORT_DESTINATION_TABLE_PARITY_MASK 0x0000004000000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INTD_SOFT_ACK_TIMEOUT_SHFT 39 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INTD_SOFT_ACK_TIMEOUT_MASK 0x0000008000000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_REP_OBESE_MSG_SHFT 40 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_REP_OBESE_MSG_MASK 0x0000010000000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_REP_COMMAND_ERR_SHFT 41 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_REP_COMMAND_ERR_MASK 0x0000020000000000UL | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_TIMEOUT_SHFT 42 | 
|  | #define UVH_LB_MCAST_AOERR0_RPT_ENABLE_INT_TIMEOUT_MASK 0x0000040000000000UL | 
|  |  | 
|  | union uvh_lb_mcast_aoerr0_rpt_enable_u { | 
|  | unsigned long	v; | 
|  | struct uvh_lb_mcast_aoerr0_rpt_enable_s { | 
|  | unsigned long	mcast_obese_msg                         :  1;  /* RW */ | 
|  | unsigned long	mcast_data_sb_err                       :  1;  /* RW */ | 
|  | unsigned long	mcast_nack_buff_parity                  :  1;  /* RW */ | 
|  | unsigned long	mcast_timeout                           :  1;  /* RW */ | 
|  | unsigned long	mcast_inactive_reply                    :  1;  /* RW */ | 
|  | unsigned long	mcast_upgrade_error                     :  1;  /* RW */ | 
|  | unsigned long	mcast_reg_count_underflow               :  1;  /* RW */ | 
|  | unsigned long	mcast_rep_obese_msg                     :  1;  /* RW */ | 
|  | unsigned long	ucache_req_runt_msg                     :  1;  /* RW */ | 
|  | unsigned long	ucache_req_obese_msg                    :  1;  /* RW */ | 
|  | unsigned long	ucache_req_data_sb_err                  :  1;  /* RW */ | 
|  | unsigned long	ucache_rep_runt_msg                     :  1;  /* RW */ | 
|  | unsigned long	ucache_rep_obese_msg                    :  1;  /* RW */ | 
|  | unsigned long	ucache_rep_data_sb_err                  :  1;  /* RW */ | 
|  | unsigned long	ucache_rep_command_err                  :  1;  /* RW */ | 
|  | unsigned long	ucache_pend_timeout                     :  1;  /* RW */ | 
|  | unsigned long	macc_req_runt_msg                       :  1;  /* RW */ | 
|  | unsigned long	macc_req_obese_msg                      :  1;  /* RW */ | 
|  | unsigned long	macc_req_data_sb_err                    :  1;  /* RW */ | 
|  | unsigned long	macc_rep_runt_msg                       :  1;  /* RW */ | 
|  | unsigned long	macc_rep_obese_msg                      :  1;  /* RW */ | 
|  | unsigned long	macc_rep_data_sb_err                    :  1;  /* RW */ | 
|  | unsigned long	macc_amo_timeout                        :  1;  /* RW */ | 
|  | unsigned long	macc_put_timeout                        :  1;  /* RW */ | 
|  | unsigned long	macc_spurious_event                     :  1;  /* RW */ | 
|  | unsigned long	ioh_destination_table_parity            :  1;  /* RW */ | 
|  | unsigned long	get_had_error_reply                     :  1;  /* RW */ | 
|  | unsigned long	get_timeout                             :  1;  /* RW */ | 
|  | unsigned long	lock_manager_had_error_reply            :  1;  /* RW */ | 
|  | unsigned long	put_had_error_reply                     :  1;  /* RW */ | 
|  | unsigned long	put_timeout                             :  1;  /* RW */ | 
|  | unsigned long	sb_activation_overrun                   :  1;  /* RW */ | 
|  | unsigned long	completed_gb_activation_had_error_reply :  1;  /* RW */ | 
|  | unsigned long	completed_gb_activation_timeout         :  1;  /* RW */ | 
|  | unsigned long	descriptor_buffer_0_parity              :  1;  /* RW */ | 
|  | unsigned long	descriptor_buffer_1_parity              :  1;  /* RW */ | 
|  | unsigned long	socket_destination_table_parity         :  1;  /* RW */ | 
|  | unsigned long	bau_reply_payload_corruption            :  1;  /* RW */ | 
|  | unsigned long	io_port_destination_table_parity        :  1;  /* RW */ | 
|  | unsigned long	intd_soft_ack_timeout                   :  1;  /* RW */ | 
|  | unsigned long	int_rep_obese_msg                       :  1;  /* RW */ | 
|  | unsigned long	int_rep_command_err                     :  1;  /* RW */ | 
|  | unsigned long	int_timeout                             :  1;  /* RW */ | 
|  | unsigned long	rsvd_43_63                              : 21;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                          UVH_LOCAL_INT0_CONFIG                            */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LOCAL_INT0_CONFIG 0x61000UL | 
|  |  | 
|  | #define UVH_LOCAL_INT0_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_LOCAL_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_LOCAL_INT0_CONFIG_DM_SHFT 8 | 
|  | #define UVH_LOCAL_INT0_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_LOCAL_INT0_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_LOCAL_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_LOCAL_INT0_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_LOCAL_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_LOCAL_INT0_CONFIG_P_SHFT 13 | 
|  | #define UVH_LOCAL_INT0_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_LOCAL_INT0_CONFIG_T_SHFT 15 | 
|  | #define UVH_LOCAL_INT0_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_LOCAL_INT0_CONFIG_M_SHFT 16 | 
|  | #define UVH_LOCAL_INT0_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_LOCAL_INT0_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_LOCAL_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_local_int0_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_local_int0_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                          UVH_LOCAL_INT0_ENABLE                            */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_LOCAL_INT0_ENABLE 0x65000UL | 
|  |  | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_HCERR_SHFT 0 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_HCERR_MASK 0x0000000000000001UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR0_HCERR_SHFT 1 | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR0_HCERR_MASK 0x0000000000000002UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR1_HCERR_SHFT 2 | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR1_HCERR_MASK 0x0000000000000004UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LH_HCERR_SHFT 3 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LH_HCERR_MASK 0x0000000000000008UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_RH_HCERR_SHFT 4 | 
|  | #define UVH_LOCAL_INT0_ENABLE_RH_HCERR_MASK 0x0000000000000010UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_XN_HCERR_SHFT 5 | 
|  | #define UVH_LOCAL_INT0_ENABLE_XN_HCERR_MASK 0x0000000000000020UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_SI_HCERR_SHFT 6 | 
|  | #define UVH_LOCAL_INT0_ENABLE_SI_HCERR_MASK 0x0000000000000040UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_AOERR0_SHFT 7 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_AOERR0_MASK 0x0000000000000080UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR0_AOERR0_SHFT 8 | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR0_AOERR0_MASK 0x0000000000000100UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR1_AOERR0_SHFT 9 | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR1_AOERR0_MASK 0x0000000000000200UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LH_AOERR0_SHFT 10 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LH_AOERR0_MASK 0x0000000000000400UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_RH_AOERR0_SHFT 11 | 
|  | #define UVH_LOCAL_INT0_ENABLE_RH_AOERR0_MASK 0x0000000000000800UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_XN_AOERR0_SHFT 12 | 
|  | #define UVH_LOCAL_INT0_ENABLE_XN_AOERR0_MASK 0x0000000000001000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_SI_AOERR0_SHFT 13 | 
|  | #define UVH_LOCAL_INT0_ENABLE_SI_AOERR0_MASK 0x0000000000002000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_AOERR1_SHFT 14 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_AOERR1_MASK 0x0000000000004000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR0_AOERR1_SHFT 15 | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR0_AOERR1_MASK 0x0000000000008000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR1_AOERR1_SHFT 16 | 
|  | #define UVH_LOCAL_INT0_ENABLE_GR1_AOERR1_MASK 0x0000000000010000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LH_AOERR1_SHFT 17 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LH_AOERR1_MASK 0x0000000000020000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_RH_AOERR1_SHFT 18 | 
|  | #define UVH_LOCAL_INT0_ENABLE_RH_AOERR1_MASK 0x0000000000040000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_XN_AOERR1_SHFT 19 | 
|  | #define UVH_LOCAL_INT0_ENABLE_XN_AOERR1_MASK 0x0000000000080000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_SI_AOERR1_SHFT 20 | 
|  | #define UVH_LOCAL_INT0_ENABLE_SI_AOERR1_MASK 0x0000000000100000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_RH_VPI_INT_SHFT 21 | 
|  | #define UVH_LOCAL_INT0_ENABLE_RH_VPI_INT_MASK 0x0000000000200000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_SYSTEM_SHUTDOWN_INT_SHFT 22 | 
|  | #define UVH_LOCAL_INT0_ENABLE_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_0_SHFT 23 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_0_MASK 0x0000000000800000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_1_SHFT 24 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_1_MASK 0x0000000001000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_2_SHFT 25 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_2_MASK 0x0000000002000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_3_SHFT 26 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_3_MASK 0x0000000004000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_4_SHFT 27 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_4_MASK 0x0000000008000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_5_SHFT 28 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_5_MASK 0x0000000010000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_6_SHFT 29 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_6_MASK 0x0000000020000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_7_SHFT 30 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_7_MASK 0x0000000040000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_8_SHFT 31 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_8_MASK 0x0000000080000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_9_SHFT 32 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_9_MASK 0x0000000100000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_10_SHFT 33 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_10_MASK 0x0000000200000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_11_SHFT 34 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_11_MASK 0x0000000400000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_12_SHFT 35 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_12_MASK 0x0000000800000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_13_SHFT 36 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_13_MASK 0x0000001000000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_14_SHFT 37 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_14_MASK 0x0000002000000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_15_SHFT 38 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LB_IRQ_INT_15_MASK 0x0000004000000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_L1_NMI_INT_SHFT 39 | 
|  | #define UVH_LOCAL_INT0_ENABLE_L1_NMI_INT_MASK 0x0000008000000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_STOP_CLOCK_SHFT 40 | 
|  | #define UVH_LOCAL_INT0_ENABLE_STOP_CLOCK_MASK 0x0000010000000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_ASIC_TO_L1_SHFT 41 | 
|  | #define UVH_LOCAL_INT0_ENABLE_ASIC_TO_L1_MASK 0x0000020000000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_L1_TO_ASIC_SHFT 42 | 
|  | #define UVH_LOCAL_INT0_ENABLE_L1_TO_ASIC_MASK 0x0000040000000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LTC_INT_SHFT 43 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LTC_INT_MASK 0x0000080000000000UL | 
|  | #define UVH_LOCAL_INT0_ENABLE_LA_SEQ_TRIGGER_SHFT 44 | 
|  | #define UVH_LOCAL_INT0_ENABLE_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL | 
|  |  | 
|  | union uvh_local_int0_enable_u { | 
|  | unsigned long	v; | 
|  | struct uvh_local_int0_enable_s { | 
|  | unsigned long	lb_hcerr            :  1;  /* RW */ | 
|  | unsigned long	gr0_hcerr           :  1;  /* RW */ | 
|  | unsigned long	gr1_hcerr           :  1;  /* RW */ | 
|  | unsigned long	lh_hcerr            :  1;  /* RW */ | 
|  | unsigned long	rh_hcerr            :  1;  /* RW */ | 
|  | unsigned long	xn_hcerr            :  1;  /* RW */ | 
|  | unsigned long	si_hcerr            :  1;  /* RW */ | 
|  | unsigned long	lb_aoerr0           :  1;  /* RW */ | 
|  | unsigned long	gr0_aoerr0          :  1;  /* RW */ | 
|  | unsigned long	gr1_aoerr0          :  1;  /* RW */ | 
|  | unsigned long	lh_aoerr0           :  1;  /* RW */ | 
|  | unsigned long	rh_aoerr0           :  1;  /* RW */ | 
|  | unsigned long	xn_aoerr0           :  1;  /* RW */ | 
|  | unsigned long	si_aoerr0           :  1;  /* RW */ | 
|  | unsigned long	lb_aoerr1           :  1;  /* RW */ | 
|  | unsigned long	gr0_aoerr1          :  1;  /* RW */ | 
|  | unsigned long	gr1_aoerr1          :  1;  /* RW */ | 
|  | unsigned long	lh_aoerr1           :  1;  /* RW */ | 
|  | unsigned long	rh_aoerr1           :  1;  /* RW */ | 
|  | unsigned long	xn_aoerr1           :  1;  /* RW */ | 
|  | unsigned long	si_aoerr1           :  1;  /* RW */ | 
|  | unsigned long	rh_vpi_int          :  1;  /* RW */ | 
|  | unsigned long	system_shutdown_int :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_0        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_1        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_2        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_3        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_4        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_5        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_6        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_7        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_8        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_9        :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_10       :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_11       :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_12       :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_13       :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_14       :  1;  /* RW */ | 
|  | unsigned long	lb_irq_int_15       :  1;  /* RW */ | 
|  | unsigned long	l1_nmi_int          :  1;  /* RW */ | 
|  | unsigned long	stop_clock          :  1;  /* RW */ | 
|  | unsigned long	asic_to_l1          :  1;  /* RW */ | 
|  | unsigned long	l1_to_asic          :  1;  /* RW */ | 
|  | unsigned long	ltc_int             :  1;  /* RW */ | 
|  | unsigned long	la_seq_trigger      :  1;  /* RW */ | 
|  | unsigned long	rsvd_45_63          : 19;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                               UVH_NODE_ID                                 */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_NODE_ID 0x0UL | 
|  |  | 
|  | #define UVH_NODE_ID_FORCE1_SHFT 0 | 
|  | #define UVH_NODE_ID_FORCE1_MASK 0x0000000000000001UL | 
|  | #define UVH_NODE_ID_MANUFACTURER_SHFT 1 | 
|  | #define UVH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL | 
|  | #define UVH_NODE_ID_PART_NUMBER_SHFT 12 | 
|  | #define UVH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL | 
|  | #define UVH_NODE_ID_REVISION_SHFT 28 | 
|  | #define UVH_NODE_ID_REVISION_MASK 0x00000000f0000000UL | 
|  | #define UVH_NODE_ID_NODE_ID_SHFT 32 | 
|  | #define UVH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL | 
|  | #define UVH_NODE_ID_NODES_PER_BIT_SHFT 48 | 
|  | #define UVH_NODE_ID_NODES_PER_BIT_MASK 0x007f000000000000UL | 
|  | #define UVH_NODE_ID_NI_PORT_SHFT 56 | 
|  | #define UVH_NODE_ID_NI_PORT_MASK 0x0f00000000000000UL | 
|  |  | 
|  | union uvh_node_id_u { | 
|  | unsigned long	v; | 
|  | struct uvh_node_id_s { | 
|  | unsigned long	force1        :  1;  /* RO */ | 
|  | unsigned long	manufacturer  : 11;  /* RO */ | 
|  | unsigned long	part_number   : 16;  /* RO */ | 
|  | unsigned long	revision      :  4;  /* RO */ | 
|  | unsigned long	node_id       : 15;  /* RW */ | 
|  | unsigned long	rsvd_47       :  1;  /*    */ | 
|  | unsigned long	nodes_per_bit :  7;  /* RW */ | 
|  | unsigned long	rsvd_55       :  1;  /*    */ | 
|  | unsigned long	ni_port       :  4;  /* RO */ | 
|  | unsigned long	rsvd_60_63    :  4;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                          UVH_NODE_PRESENT_TABLE                           */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_NODE_PRESENT_TABLE 0x1400UL | 
|  | #define UVH_NODE_PRESENT_TABLE_DEPTH 16 | 
|  |  | 
|  | #define UVH_NODE_PRESENT_TABLE_NODES_SHFT 0 | 
|  | #define UVH_NODE_PRESENT_TABLE_NODES_MASK 0xffffffffffffffffUL | 
|  |  | 
|  | union uvh_node_present_table_u { | 
|  | unsigned long	v; | 
|  | struct uvh_node_present_table_s { | 
|  | unsigned long	nodes : 64;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR                  */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR 0x16000d0UL | 
|  |  | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT 24 | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_MASK 0x00003fffff000000UL | 
|  |  | 
|  | union uvh_rh_gam_alias210_redirect_config_0_mmr_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rh_gam_alias210_redirect_config_0_mmr_s { | 
|  | unsigned long	rsvd_0_23 : 24;  /*    */ | 
|  | unsigned long	dest_base : 22;  /* RW */ | 
|  | unsigned long	rsvd_46_63: 18;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR                  */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR 0x16000e0UL | 
|  |  | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_SHFT 24 | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_MASK 0x00003fffff000000UL | 
|  |  | 
|  | union uvh_rh_gam_alias210_redirect_config_1_mmr_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rh_gam_alias210_redirect_config_1_mmr_s { | 
|  | unsigned long	rsvd_0_23 : 24;  /*    */ | 
|  | unsigned long	dest_base : 22;  /* RW */ | 
|  | unsigned long	rsvd_46_63: 18;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR                  */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR 0x16000f0UL | 
|  |  | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_SHFT 24 | 
|  | #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_MASK 0x00003fffff000000UL | 
|  |  | 
|  | union uvh_rh_gam_alias210_redirect_config_2_mmr_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rh_gam_alias210_redirect_config_2_mmr_s { | 
|  | unsigned long	rsvd_0_23 : 24;  /*    */ | 
|  | unsigned long	dest_base : 22;  /* RW */ | 
|  | unsigned long	rsvd_46_63: 18;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                    UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR                      */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR 0x1600020UL | 
|  |  | 
|  | #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT 26 | 
|  | #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL | 
|  | #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63 | 
|  | #define UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_rh_gam_cfg_overlay_config_mmr_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rh_gam_cfg_overlay_config_mmr_s { | 
|  | unsigned long	rsvd_0_25: 26;  /*    */ | 
|  | unsigned long	base   : 20;  /* RW */ | 
|  | unsigned long	rsvd_46_62: 17;  /*    */ | 
|  | unsigned long	enable :  1;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                    UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR                      */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL | 
|  |  | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28 | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_SHFT 48 | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_MASK 0x0001000000000000UL | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52 | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63 | 
|  | #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_rh_gam_gru_overlay_config_mmr_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rh_gam_gru_overlay_config_mmr_s { | 
|  | unsigned long	rsvd_0_27: 28;  /*    */ | 
|  | unsigned long	base   : 18;  /* RW */ | 
|  | unsigned long	rsvd_46_47:  2;  /*    */ | 
|  | unsigned long	gr4    :  1;  /* RW */ | 
|  | unsigned long	rsvd_49_51:  3;  /*    */ | 
|  | unsigned long	n_gru  :  4;  /* RW */ | 
|  | unsigned long	rsvd_56_62:  7;  /*    */ | 
|  | unsigned long	enable :  1;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                   UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR                     */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL | 
|  |  | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 30 | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003fffc0000000UL | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46 | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52 | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63 | 
|  | #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_rh_gam_mmioh_overlay_config_mmr_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rh_gam_mmioh_overlay_config_mmr_s { | 
|  | unsigned long	rsvd_0_29: 30;  /*    */ | 
|  | unsigned long	base   : 16;  /* RW */ | 
|  | unsigned long	m_io   :  6;  /* RW */ | 
|  | unsigned long	n_io   :  4;  /* RW */ | 
|  | unsigned long	rsvd_56_62:  7;  /*    */ | 
|  | unsigned long	enable :  1;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                    UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR                      */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL | 
|  |  | 
|  | #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26 | 
|  | #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL | 
|  | #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_SHFT 46 | 
|  | #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_MASK 0x0000400000000000UL | 
|  | #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63 | 
|  | #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_rh_gam_mmr_overlay_config_mmr_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rh_gam_mmr_overlay_config_mmr_s { | 
|  | unsigned long	rsvd_0_25: 26;  /*    */ | 
|  | unsigned long	base     : 20;  /* RW */ | 
|  | unsigned long	dual_hub :  1;  /* RW */ | 
|  | unsigned long	rsvd_47_62: 16;  /*    */ | 
|  | unsigned long	enable   :  1;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                                 UVH_RTC                                   */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RTC 0x340000UL | 
|  |  | 
|  | #define UVH_RTC_REAL_TIME_CLOCK_SHFT 0 | 
|  | #define UVH_RTC_REAL_TIME_CLOCK_MASK 0x00ffffffffffffffUL | 
|  |  | 
|  | union uvh_rtc_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rtc_s { | 
|  | unsigned long	real_time_clock : 56;  /* RW */ | 
|  | unsigned long	rsvd_56_63      :  8;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                           UVH_RTC1_INT_CONFIG                             */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RTC1_INT_CONFIG 0x615c0UL | 
|  |  | 
|  | #define UVH_RTC1_INT_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_RTC1_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_RTC1_INT_CONFIG_DM_SHFT 8 | 
|  | #define UVH_RTC1_INT_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_RTC1_INT_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_RTC1_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_RTC1_INT_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_RTC1_INT_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_RTC1_INT_CONFIG_P_SHFT 13 | 
|  | #define UVH_RTC1_INT_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_RTC1_INT_CONFIG_T_SHFT 15 | 
|  | #define UVH_RTC1_INT_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_RTC1_INT_CONFIG_M_SHFT 16 | 
|  | #define UVH_RTC1_INT_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_RTC1_INT_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_RTC1_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_rtc1_int_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rtc1_int_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                           UVH_RTC2_INT_CONFIG                             */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RTC2_INT_CONFIG 0x61600UL | 
|  |  | 
|  | #define UVH_RTC2_INT_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_RTC2_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_RTC2_INT_CONFIG_DM_SHFT 8 | 
|  | #define UVH_RTC2_INT_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_RTC2_INT_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_RTC2_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_RTC2_INT_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_RTC2_INT_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_RTC2_INT_CONFIG_P_SHFT 13 | 
|  | #define UVH_RTC2_INT_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_RTC2_INT_CONFIG_T_SHFT 15 | 
|  | #define UVH_RTC2_INT_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_RTC2_INT_CONFIG_M_SHFT 16 | 
|  | #define UVH_RTC2_INT_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_RTC2_INT_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_RTC2_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_rtc2_int_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rtc2_int_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                           UVH_RTC3_INT_CONFIG                             */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RTC3_INT_CONFIG 0x61640UL | 
|  |  | 
|  | #define UVH_RTC3_INT_CONFIG_VECTOR_SHFT 0 | 
|  | #define UVH_RTC3_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL | 
|  | #define UVH_RTC3_INT_CONFIG_DM_SHFT 8 | 
|  | #define UVH_RTC3_INT_CONFIG_DM_MASK 0x0000000000000700UL | 
|  | #define UVH_RTC3_INT_CONFIG_DESTMODE_SHFT 11 | 
|  | #define UVH_RTC3_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL | 
|  | #define UVH_RTC3_INT_CONFIG_STATUS_SHFT 12 | 
|  | #define UVH_RTC3_INT_CONFIG_STATUS_MASK 0x0000000000001000UL | 
|  | #define UVH_RTC3_INT_CONFIG_P_SHFT 13 | 
|  | #define UVH_RTC3_INT_CONFIG_P_MASK 0x0000000000002000UL | 
|  | #define UVH_RTC3_INT_CONFIG_T_SHFT 15 | 
|  | #define UVH_RTC3_INT_CONFIG_T_MASK 0x0000000000008000UL | 
|  | #define UVH_RTC3_INT_CONFIG_M_SHFT 16 | 
|  | #define UVH_RTC3_INT_CONFIG_M_MASK 0x0000000000010000UL | 
|  | #define UVH_RTC3_INT_CONFIG_APIC_ID_SHFT 32 | 
|  | #define UVH_RTC3_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL | 
|  |  | 
|  | union uvh_rtc3_int_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rtc3_int_config_s { | 
|  | unsigned long	vector_  :  8;  /* RW */ | 
|  | unsigned long	dm       :  3;  /* RW */ | 
|  | unsigned long	destmode :  1;  /* RW */ | 
|  | unsigned long	status   :  1;  /* RO */ | 
|  | unsigned long	p        :  1;  /* RO */ | 
|  | unsigned long	rsvd_14  :  1;  /*    */ | 
|  | unsigned long	t        :  1;  /* RO */ | 
|  | unsigned long	m        :  1;  /* RW */ | 
|  | unsigned long	rsvd_17_31: 15;  /*    */ | 
|  | unsigned long	apic_id  : 32;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                            UVH_RTC_INC_RATIO                              */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_RTC_INC_RATIO 0x350000UL | 
|  |  | 
|  | #define UVH_RTC_INC_RATIO_FRACTION_SHFT 0 | 
|  | #define UVH_RTC_INC_RATIO_FRACTION_MASK 0x00000000000fffffUL | 
|  | #define UVH_RTC_INC_RATIO_RATIO_SHFT 20 | 
|  | #define UVH_RTC_INC_RATIO_RATIO_MASK 0x0000000000700000UL | 
|  |  | 
|  | union uvh_rtc_inc_ratio_u { | 
|  | unsigned long	v; | 
|  | struct uvh_rtc_inc_ratio_s { | 
|  | unsigned long	fraction : 20;  /* RW */ | 
|  | unsigned long	ratio    :  3;  /* RW */ | 
|  | unsigned long	rsvd_23_63: 41;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                          UVH_SI_ADDR_MAP_CONFIG                           */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_SI_ADDR_MAP_CONFIG 0xc80000UL | 
|  |  | 
|  | #define UVH_SI_ADDR_MAP_CONFIG_M_SKT_SHFT 0 | 
|  | #define UVH_SI_ADDR_MAP_CONFIG_M_SKT_MASK 0x000000000000003fUL | 
|  | #define UVH_SI_ADDR_MAP_CONFIG_N_SKT_SHFT 8 | 
|  | #define UVH_SI_ADDR_MAP_CONFIG_N_SKT_MASK 0x0000000000000f00UL | 
|  |  | 
|  | union uvh_si_addr_map_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_si_addr_map_config_s { | 
|  | unsigned long	m_skt :  6;  /* RW */ | 
|  | unsigned long	rsvd_6_7:  2;  /*    */ | 
|  | unsigned long	n_skt :  4;  /* RW */ | 
|  | unsigned long	rsvd_12_63: 52;  /*    */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                       UVH_SI_ALIAS0_OVERLAY_CONFIG                        */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_SI_ALIAS0_OVERLAY_CONFIG 0xc80008UL | 
|  |  | 
|  | #define UVH_SI_ALIAS0_OVERLAY_CONFIG_BASE_SHFT 24 | 
|  | #define UVH_SI_ALIAS0_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL | 
|  | #define UVH_SI_ALIAS0_OVERLAY_CONFIG_M_ALIAS_SHFT 48 | 
|  | #define UVH_SI_ALIAS0_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL | 
|  | #define UVH_SI_ALIAS0_OVERLAY_CONFIG_ENABLE_SHFT 63 | 
|  | #define UVH_SI_ALIAS0_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_si_alias0_overlay_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_si_alias0_overlay_config_s { | 
|  | unsigned long	rsvd_0_23: 24;  /*    */ | 
|  | unsigned long	base    :  8;  /* RW */ | 
|  | unsigned long	rsvd_32_47: 16;  /*    */ | 
|  | unsigned long	m_alias :  5;  /* RW */ | 
|  | unsigned long	rsvd_53_62: 10;  /*    */ | 
|  | unsigned long	enable  :  1;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                       UVH_SI_ALIAS1_OVERLAY_CONFIG                        */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_SI_ALIAS1_OVERLAY_CONFIG 0xc80010UL | 
|  |  | 
|  | #define UVH_SI_ALIAS1_OVERLAY_CONFIG_BASE_SHFT 24 | 
|  | #define UVH_SI_ALIAS1_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL | 
|  | #define UVH_SI_ALIAS1_OVERLAY_CONFIG_M_ALIAS_SHFT 48 | 
|  | #define UVH_SI_ALIAS1_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL | 
|  | #define UVH_SI_ALIAS1_OVERLAY_CONFIG_ENABLE_SHFT 63 | 
|  | #define UVH_SI_ALIAS1_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_si_alias1_overlay_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_si_alias1_overlay_config_s { | 
|  | unsigned long	rsvd_0_23: 24;  /*    */ | 
|  | unsigned long	base    :  8;  /* RW */ | 
|  | unsigned long	rsvd_32_47: 16;  /*    */ | 
|  | unsigned long	m_alias :  5;  /* RW */ | 
|  | unsigned long	rsvd_53_62: 10;  /*    */ | 
|  | unsigned long	enable  :  1;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  | /* ========================================================================= */ | 
|  | /*                       UVH_SI_ALIAS2_OVERLAY_CONFIG                        */ | 
|  | /* ========================================================================= */ | 
|  | #define UVH_SI_ALIAS2_OVERLAY_CONFIG 0xc80018UL | 
|  |  | 
|  | #define UVH_SI_ALIAS2_OVERLAY_CONFIG_BASE_SHFT 24 | 
|  | #define UVH_SI_ALIAS2_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL | 
|  | #define UVH_SI_ALIAS2_OVERLAY_CONFIG_M_ALIAS_SHFT 48 | 
|  | #define UVH_SI_ALIAS2_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL | 
|  | #define UVH_SI_ALIAS2_OVERLAY_CONFIG_ENABLE_SHFT 63 | 
|  | #define UVH_SI_ALIAS2_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL | 
|  |  | 
|  | union uvh_si_alias2_overlay_config_u { | 
|  | unsigned long	v; | 
|  | struct uvh_si_alias2_overlay_config_s { | 
|  | unsigned long	rsvd_0_23: 24;  /*    */ | 
|  | unsigned long	base    :  8;  /* RW */ | 
|  | unsigned long	rsvd_32_47: 16;  /*    */ | 
|  | unsigned long	m_alias :  5;  /* RW */ | 
|  | unsigned long	rsvd_53_62: 10;  /*    */ | 
|  | unsigned long	enable  :  1;  /* RW */ | 
|  | } s; | 
|  | }; | 
|  |  | 
|  |  | 
|  | #endif /* _ASM_X86_UV_UV_MMRS_H */ |