blob: 3c648a077e75d746bc11ed1f8b369540ad31d2f4 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Robin Getz96f10502009-09-24 14:11:24 +00002 * Blackfin power management
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Robin Getz96f10502009-09-24 14:11:24 +00004 * Copyright 2006-2009 Analog Devices Inc.
Bryan Wu1394f032007-05-06 14:50:22 -07005 *
Robin Getz96f10502009-09-24 14:11:24 +00006 * Licensed under the GPL-2
7 * based on arm/mach-omap/pm.c
8 * Copyright 2001, Cliff Brake <cbrake@accelent.com> and others
Bryan Wu1394f032007-05-06 14:50:22 -07009 */
10
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070011#include <linux/suspend.h>
Bryan Wu1394f032007-05-06 14:50:22 -070012#include <linux/sched.h>
13#include <linux/proc_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090014#include <linux/slab.h>
Mike Frysinger1f83b8f2007-07-12 22:58:21 +080015#include <linux/io.h>
16#include <linux/irq.h>
Bryan Wu1394f032007-05-06 14:50:22 -070017
Yi Lieb7bd9c2009-08-07 01:20:58 +000018#include <asm/cplb.h>
Michael Hennerichfd923482007-06-11 16:39:40 +080019#include <asm/gpio.h>
Michael Hennerich1efc80b2008-07-19 16:57:32 +080020#include <asm/dma.h>
21#include <asm/dpmc.h>
Bryan Wu1394f032007-05-06 14:50:22 -070022
Michael Hennerich1efc80b2008-07-19 16:57:32 +080023
Bryan Wu1394f032007-05-06 14:50:22 -070024void bfin_pm_suspend_standby_enter(void)
25{
Michael Hennerich1efc80b2008-07-19 16:57:32 +080026 bfin_pm_standby_setup();
Bryan Wu1394f032007-05-06 14:50:22 -070027
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080028#ifdef CONFIG_PM_BFIN_SLEEP_DEEPER
29 sleep_deeper(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
Sonic Zhangfb5f0042007-12-23 23:02:13 +080030#else
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080031 sleep_mode(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
Sonic Zhangfb5f0042007-12-23 23:02:13 +080032#endif
Bryan Wu1394f032007-05-06 14:50:22 -070033
Michael Hennerich1efc80b2008-07-19 16:57:32 +080034 bfin_pm_standby_restore();
Bryan Wu1394f032007-05-06 14:50:22 -070035
Mike Frysingerbe1d8542009-02-04 16:49:45 +080036#ifdef SIC_IWR0
Michael Hennerich56f5f592008-08-06 17:55:32 +080037 bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +080038# ifdef SIC_IWR1
Michael Hennerich55546ac2008-08-13 17:41:13 +080039 /* BF52x system reset does not properly reset SIC_IWR1 which
40 * will screw up the bootrom as it relies on MDMA0/1 waking it
41 * up from IDLE instructions. See this report for more info:
42 * http://blackfin.uclinux.org/gf/tracker/4323
43 */
Mike Frysingerb7e11292008-11-18 17:48:22 +080044 if (ANOMALY_05000435)
45 bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
46 else
47 bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +080048# endif
49# ifdef SIC_IWR2
Michael Hennerich56f5f592008-08-06 17:55:32 +080050 bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
Sonic Zhangfb5f0042007-12-23 23:02:13 +080051# endif
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080052#else
Michael Hennerich56f5f592008-08-06 17:55:32 +080053 bfin_write_SIC_IWR(IWR_DISABLE_ALL);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080054#endif
Bryan Wu1394f032007-05-06 14:50:22 -070055}
56
Michael Hennerich1efc80b2008-07-19 16:57:32 +080057int bf53x_suspend_l1_mem(unsigned char *memptr)
58{
Michael Hennerichd1401e12010-06-16 09:12:10 +000059 dma_memcpy_nocache(memptr, (const void *) L1_CODE_START,
60 L1_CODE_LENGTH);
61 dma_memcpy_nocache(memptr + L1_CODE_LENGTH,
62 (const void *) L1_DATA_A_START, L1_DATA_A_LENGTH);
63 dma_memcpy_nocache(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH,
Michael Hennerich1efc80b2008-07-19 16:57:32 +080064 (const void *) L1_DATA_B_START, L1_DATA_B_LENGTH);
65 memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH +
66 L1_DATA_B_LENGTH, (const void *) L1_SCRATCH_START,
67 L1_SCRATCH_LENGTH);
68
69 return 0;
70}
71
72int bf53x_resume_l1_mem(unsigned char *memptr)
73{
Michael Hennerichd1401e12010-06-16 09:12:10 +000074 dma_memcpy_nocache((void *) L1_CODE_START, memptr, L1_CODE_LENGTH);
75 dma_memcpy_nocache((void *) L1_DATA_A_START, memptr + L1_CODE_LENGTH,
Michael Hennerich1efc80b2008-07-19 16:57:32 +080076 L1_DATA_A_LENGTH);
Michael Hennerichd1401e12010-06-16 09:12:10 +000077 dma_memcpy_nocache((void *) L1_DATA_B_START, memptr + L1_CODE_LENGTH +
Michael Hennerich1efc80b2008-07-19 16:57:32 +080078 L1_DATA_A_LENGTH, L1_DATA_B_LENGTH);
79 memcpy((void *) L1_SCRATCH_START, memptr + L1_CODE_LENGTH +
80 L1_DATA_A_LENGTH + L1_DATA_B_LENGTH, L1_SCRATCH_LENGTH);
81
82 return 0;
83}
84
Jie Zhang41ba6532009-06-16 09:48:33 +000085#if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
Michael Hennerich1efc80b2008-07-19 16:57:32 +080086static void flushinv_all_dcache(void)
87{
88 u32 way, bank, subbank, set;
89 u32 status, addr;
90 u32 dmem_ctl = bfin_read_DMEM_CONTROL();
91
92 for (bank = 0; bank < 2; ++bank) {
93 if (!(dmem_ctl & (1 << (DMC1_P - bank))))
94 continue;
95
96 for (way = 0; way < 2; ++way)
97 for (subbank = 0; subbank < 4; ++subbank)
98 for (set = 0; set < 64; ++set) {
99
100 bfin_write_DTEST_COMMAND(
101 way << 26 |
102 bank << 23 |
103 subbank << 16 |
104 set << 5
105 );
106 CSYNC();
107 status = bfin_read_DTEST_DATA0();
108
109 /* only worry about valid/dirty entries */
110 if ((status & 0x3) != 0x3)
111 continue;
112
113 /* construct the address using the tag */
114 addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5);
115
116 /* flush it */
117 __asm__ __volatile__("FLUSHINV[%0];" : : "a"(addr));
118 }
119 }
120}
121#endif
122
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800123int bfin_pm_suspend_mem_enter(void)
124{
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800125 int wakeup, ret;
126
127 unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH
128 + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH,
129 GFP_KERNEL);
130
131 if (memptr == NULL) {
132 panic("bf53x_suspend_l1_mem malloc failed");
133 return -ENOMEM;
134 }
135
136 wakeup = bfin_read_VR_CTL() & ~FREQ;
137 wakeup |= SCKELOW;
138
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800139#ifdef CONFIG_PM_BFIN_WAKE_PH6
140 wakeup |= PHYWE;
141#endif
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800142#ifdef CONFIG_PM_BFIN_WAKE_GP
143 wakeup |= GPWE;
144#endif
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800145
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800146 ret = blackfin_dma_suspend();
147
148 if (ret) {
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800149 kfree(memptr);
150 return ret;
151 }
152
153 bfin_gpio_pm_hibernate_suspend();
154
Yi Lieb7bd9c2009-08-07 01:20:58 +0000155#if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
156 flushinv_all_dcache();
157#endif
158 _disable_dcplb();
159 _disable_icplb();
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800160 bf53x_suspend_l1_mem(memptr);
161
Michael Hennerichd1401e12010-06-16 09:12:10 +0000162 do_hibernate(wakeup | vr_wakeup); /* See you later! */
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800163
164 bf53x_resume_l1_mem(memptr);
165
Yi Lieb7bd9c2009-08-07 01:20:58 +0000166 _enable_icplb();
167 _enable_dcplb();
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800168
169 bfin_gpio_pm_hibernate_restore();
170 blackfin_dma_resume();
171
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800172 kfree(memptr);
173
174 return 0;
175}
176
Bryan Wu1394f032007-05-06 14:50:22 -0700177/*
Rafael J. Wysockie6c5eb92007-10-18 03:04:41 -0700178 * bfin_pm_valid - Tell the PM core that we only support the standby sleep
179 * state
180 * @state: suspend state we're checking.
Bryan Wu1394f032007-05-06 14:50:22 -0700181 *
182 */
Rafael J. Wysockie6c5eb92007-10-18 03:04:41 -0700183static int bfin_pm_valid(suspend_state_t state)
Bryan Wu1394f032007-05-06 14:50:22 -0700184{
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800185 return (state == PM_SUSPEND_STANDBY
Michael Hennerichb89df502009-03-28 23:14:41 +0800186#if !(defined(BF533_FAMILY) || defined(CONFIG_BF561))
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800187 /*
188 * On BF533/2/1:
189 * If we enter Hibernate the SCKE Pin is driven Low,
190 * so that the SDRAM enters Self Refresh Mode.
191 * However when the reset sequence that follows hibernate
192 * state is executed, SCKE is driven High, taking the
193 * SDRAM out of Self Refresh.
194 *
195 * If you reconfigure and access the SDRAM "very quickly",
196 * you are likely to avoid errors, otherwise the SDRAM
197 * start losing its contents.
198 * An external HW workaround is possible using logic gates.
199 */
200 || state == PM_SUSPEND_MEM
201#endif
202 );
Bryan Wu1394f032007-05-06 14:50:22 -0700203}
204
205/*
206 * bfin_pm_enter - Actually enter a sleep state.
207 * @state: State we're entering.
208 *
209 */
210static int bfin_pm_enter(suspend_state_t state)
211{
212 switch (state) {
213 case PM_SUSPEND_STANDBY:
214 bfin_pm_suspend_standby_enter();
215 break;
Bryan Wu9d7b6672007-05-21 18:09:37 +0800216 case PM_SUSPEND_MEM:
Michael Hennerich1efc80b2008-07-19 16:57:32 +0800217 bfin_pm_suspend_mem_enter();
218 break;
Bryan Wu1394f032007-05-06 14:50:22 -0700219 default:
220 return -EINVAL;
221 }
222
223 return 0;
224}
225
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100226static const struct platform_suspend_ops bfin_pm_ops = {
Bryan Wu1394f032007-05-06 14:50:22 -0700227 .enter = bfin_pm_enter,
Michael Hennerich4bbd10f2007-08-27 17:29:10 +0800228 .valid = bfin_pm_valid,
Bryan Wu1394f032007-05-06 14:50:22 -0700229};
230
231static int __init bfin_pm_init(void)
232{
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700233 suspend_set_ops(&bfin_pm_ops);
Bryan Wu1394f032007-05-06 14:50:22 -0700234 return 0;
235}
236
237__initcall(bfin_pm_init);