blob: 9ad236e5d2c9d072540f1167107076e883af9ac3 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * FPU support code, moved here from head.S so that it can be used
3 * by chips which use other head-whatever.S files.
4 *
Paul Mackerrasfea23bf2006-08-30 14:45:35 +10005 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Copyright (C) 1996 Paul Mackerras.
8 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
9 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 */
16
Paul Mackerrasb3b8dc62005-10-10 22:20:10 +100017#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <asm/page.h>
19#include <asm/mmu.h>
20#include <asm/pgtable.h>
21#include <asm/cputable.h>
22#include <asm/cache.h>
23#include <asm/thread_info.h>
24#include <asm/ppc_asm.h>
25#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000026#include <asm/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027
Michael Neuling72ffff52008-06-25 14:07:18 +100028#ifdef CONFIG_VSX
Michael Neuling0b7673c2012-06-25 13:33:23 +000029#define __REST_32FPVSRS(n,c,base) \
Michael Neuling72ffff52008-06-25 14:07:18 +100030BEGIN_FTR_SECTION \
31 b 2f; \
32END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
33 REST_32FPRS(n,base); \
34 b 3f; \
352: REST_32VSRS(n,c,base); \
363:
37
Michael Neuling0b7673c2012-06-25 13:33:23 +000038#define __SAVE_32FPVSRS(n,c,base) \
Michael Neuling72ffff52008-06-25 14:07:18 +100039BEGIN_FTR_SECTION \
40 b 2f; \
41END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
42 SAVE_32FPRS(n,base); \
43 b 3f; \
442: SAVE_32VSRS(n,c,base); \
453:
46#else
Michael Neuling0b7673c2012-06-25 13:33:23 +000047#define __REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
48#define __SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
Michael Neuling72ffff52008-06-25 14:07:18 +100049#endif
Michael Neuling0b7673c2012-06-25 13:33:23 +000050#define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
51#define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
Michael Neuling72ffff52008-06-25 14:07:18 +100052
Michael Neulinga2dcbb32013-02-13 16:21:36 +000053#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulinga2dcbb32013-02-13 16:21:36 +000054/* void do_load_up_transact_fpu(struct thread_struct *thread)
55 *
56 * This is similar to load_up_fpu but for the transactional version of the FP
57 * register set. It doesn't mess with the task MSR or valid flags.
58 * Furthermore, we don't do lazy FP with TM currently.
59 */
60_GLOBAL(do_load_up_transact_fpu)
61 mfmsr r6
62 ori r5,r6,MSR_FP
63#ifdef CONFIG_VSX
64BEGIN_FTR_SECTION
65 oris r5,r5,MSR_VSX@h
66END_FTR_SECTION_IFSET(CPU_FTR_VSX)
67#endif
68 SYNC
69 MTMSRD(r5)
70
Paul Mackerrasde79f7b2013-09-10 20:20:42 +100071 addi r7,r3,THREAD_TRANSACT_FPSTATE
72 lfd fr0,FPSTATE_FPSCR(r7)
Michael Neulinga2dcbb32013-02-13 16:21:36 +000073 MTFSF_L(fr0)
Paul Mackerrasde79f7b2013-09-10 20:20:42 +100074 REST_32FPVSRS(0, R4, R7)
Michael Neulinga2dcbb32013-02-13 16:21:36 +000075
76 /* FP/VSX off again */
77 MTMSRD(r6)
78 SYNC
79
80 blr
81#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
82
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083/*
Paul Mackerrasd31626f2014-01-13 15:56:29 +110084 * Enable use of the FPU, and VSX if possible, for the caller.
85 */
86_GLOBAL(fp_enable)
87 mfmsr r3
88 ori r3,r3,MSR_FP
89#ifdef CONFIG_VSX
90BEGIN_FTR_SECTION
91 oris r3,r3,MSR_VSX@h
92END_FTR_SECTION_IFSET(CPU_FTR_VSX)
93#endif
94 SYNC
95 MTMSRD(r3)
96 isync /* (not necessary for arch 2.02 and later) */
97 blr
98
99/*
Paul Mackerras18461962013-09-10 20:21:10 +1000100 * Load state from memory into FP registers including FPSCR.
101 * Assumes the caller has enabled FP in the MSR.
102 */
103_GLOBAL(load_fp_state)
104 lfd fr0,FPSTATE_FPSCR(r3)
105 MTFSF_L(fr0)
106 REST_32FPVSRS(0, R4, R3)
107 blr
108
109/*
110 * Store FP state into memory, including FPSCR
111 * Assumes the caller has enabled FP in the MSR.
112 */
113_GLOBAL(store_fp_state)
114 SAVE_32FPVSRS(0, R4, R3)
115 mffs fr0
116 stfd fr0,FPSTATE_FPSCR(r3)
117 blr
118
119/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120 * This task wants to use the FPU now.
121 * On UP, disable FP for the task which had the FPU previously,
122 * and save its floating-point registers in its thread_struct.
123 * Load up this task's FP registers from its thread_struct,
124 * enable the FPU for the current task and return to the task.
Paul Mackerras955c1ca2013-10-23 09:40:02 +0100125 * Note that on 32-bit this can only use registers that will be
126 * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000127 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000128_GLOBAL(load_up_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000129 mfmsr r5
130 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000131#ifdef CONFIG_VSX
132BEGIN_FTR_SECTION
133 oris r5,r5,MSR_VSX@h
134END_FTR_SECTION_IFSET(CPU_FTR_VSX)
135#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000136 SYNC
137 MTMSRD(r5) /* enable use of fpu now */
138 isync
139/*
140 * For SMP, we don't do lazy FPU switching because it just gets too
141 * horrendously complex, especially when a task switches from one CPU
142 * to another. Instead we call giveup_fpu in switch_to.
143 */
144#ifndef CONFIG_SMP
David Gibsone58c3492006-01-13 14:56:25 +1100145 LOAD_REG_ADDRBASE(r3, last_task_used_math)
Paul Mackerras63162222005-10-27 22:44:39 +1000146 toreal(r3)
David Gibsone58c3492006-01-13 14:56:25 +1100147 PPC_LL r4,ADDROFF(last_task_used_math)(r3)
David Gibson3ddfbcf2005-11-10 12:56:55 +1100148 PPC_LCMPI 0,r4,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149 beq 1f
Paul Mackerras63162222005-10-27 22:44:39 +1000150 toreal(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000151 addi r4,r4,THREAD /* want last_task_used_math->thread */
Paul Mackerras955c1ca2013-10-23 09:40:02 +0100152 addi r10,r4,THREAD_FPSTATE
153 SAVE_32FPVSRS(0, R5, R10)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000154 mffs fr0
Paul Mackerras955c1ca2013-10-23 09:40:02 +0100155 stfd fr0,FPSTATE_FPSCR(r10)
David Gibson3ddfbcf2005-11-10 12:56:55 +1100156 PPC_LL r5,PT_REGS(r4)
Paul Mackerras63162222005-10-27 22:44:39 +1000157 toreal(r5)
David Gibson3ddfbcf2005-11-10 12:56:55 +1100158 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000159 li r10,MSR_FP|MSR_FE0|MSR_FE1
160 andc r4,r4,r10 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100161 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001621:
163#endif /* CONFIG_SMP */
164 /* enable use of FP after return */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000165#ifdef CONFIG_PPC32
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000166 mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000167 lwz r4,THREAD_FPEXC_MODE(r5)
168 ori r9,r9,MSR_FP /* enable FP for current */
169 or r9,r9,r4
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000170#else
171 ld r4,PACACURRENT(r13)
172 addi r5,r4,THREAD /* Get THREAD */
Paul Mackerrase2f5a3c2006-02-07 13:55:30 +1100173 lwz r4,THREAD_FPEXC_MODE(r5)
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000174 ori r12,r12,MSR_FP
175 or r12,r12,r4
176 std r12,_MSR(r1)
177#endif
Paul Mackerras955c1ca2013-10-23 09:40:02 +0100178 addi r10,r5,THREAD_FPSTATE
179 lfd fr0,FPSTATE_FPSCR(r10)
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000180 MTFSF_L(fr0)
Paul Mackerras955c1ca2013-10-23 09:40:02 +0100181 REST_32FPVSRS(0, R4, R10)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000182#ifndef CONFIG_SMP
183 subi r4,r5,THREAD
Paul Mackerras63162222005-10-27 22:44:39 +1000184 fromreal(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100185 PPC_STL r4,ADDROFF(last_task_used_math)(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000186#endif /* CONFIG_SMP */
187 /* restore registers and return */
188 /* we haven't used ctr or xer or lr */
Michael Neuling6f3d8e62008-06-25 14:07:18 +1000189 blr
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000190
191/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000192 * giveup_fpu(tsk)
193 * Disable FP for the task given as the argument,
194 * and save the floating-point registers in its thread_struct.
195 * Enables the FPU for use in the kernel on return.
196 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000197_GLOBAL(giveup_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000198 mfmsr r5
199 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000200#ifdef CONFIG_VSX
201BEGIN_FTR_SECTION
202 oris r5,r5,MSR_VSX@h
203END_FTR_SECTION_IFSET(CPU_FTR_VSX)
204#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000205 SYNC_601
206 ISYNC_601
207 MTMSRD(r5) /* enable use of fpu now */
208 SYNC_601
209 isync
David Gibson3ddfbcf2005-11-10 12:56:55 +1100210 PPC_LCMPI 0,r3,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000211 beqlr- /* if no previous owner, done */
212 addi r3,r3,THREAD /* want THREAD of task */
Paul Mackerras18461962013-09-10 20:21:10 +1000213 PPC_LL r6,THREAD_FPSAVEAREA(r3)
David Gibson3ddfbcf2005-11-10 12:56:55 +1100214 PPC_LL r5,PT_REGS(r3)
Paul Mackerras18461962013-09-10 20:21:10 +1000215 PPC_LCMPI 0,r6,0
216 bne 2f
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000217 addi r6,r3,THREAD_FPSTATE
Paul Mackerras18461962013-09-10 20:21:10 +10002182: PPC_LCMPI 0,r5,0
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000219 SAVE_32FPVSRS(0, R4, R6)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220 mffs fr0
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000221 stfd fr0,FPSTATE_FPSCR(r6)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222 beq 1f
David Gibson3ddfbcf2005-11-10 12:56:55 +1100223 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224 li r3,MSR_FP|MSR_FE0|MSR_FE1
Michael Neuling7e875e92009-04-01 18:02:42 +0000225#ifdef CONFIG_VSX
226BEGIN_FTR_SECTION
227 oris r3,r3,MSR_VSX@h
228END_FTR_SECTION_IFSET(CPU_FTR_VSX)
229#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230 andc r4,r4,r3 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100231 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002321:
233#ifndef CONFIG_SMP
234 li r5,0
David Gibsone58c3492006-01-13 14:56:25 +1100235 LOAD_REG_ADDRBASE(r4,last_task_used_math)
236 PPC_STL r5,ADDROFF(last_task_used_math)(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000237#endif /* CONFIG_SMP */
238 blr
David Gibson25c8a782005-10-27 16:27:25 +1000239
240/*
241 * These are used in the alignment trap handler when emulating
242 * single-precision loads and stores.
David Gibson25c8a782005-10-27 16:27:25 +1000243 */
244
245_GLOBAL(cvt_fd)
David Gibson25c8a782005-10-27 16:27:25 +1000246 lfs 0,0(r3)
247 stfd 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000248 blr
249
250_GLOBAL(cvt_df)
David Gibson25c8a782005-10-27 16:27:25 +1000251 lfd 0,0(r3)
252 stfs 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000253 blr