| # -*- mode:python -*- |
| |
| # Copyright (c) 2016 RISC-V Foundation |
| # Copyright (c) 2016 The University of Virginia |
| # All rights reserved. |
| # |
| # Redistribution and use in source and binary forms, with or without |
| # modification, are permitted provided that the following conditions are |
| # met: redistributions of source code must retain the above copyright |
| # notice, this list of conditions and the following disclaimer; |
| # redistributions in binary form must reproduce the above copyright |
| # notice, this list of conditions and the following disclaimer in the |
| # documentation and/or other materials provided with the distribution; |
| # neither the name of the copyright holders nor the names of its |
| # contributors may be used to endorse or promote products derived from |
| # this software without specific prior written permission. |
| # |
| # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| # "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| # LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| # A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| # OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| # SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| # LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| # OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| |
| from m5.params import * |
| |
| from m5.objects.System import System |
| from m5.objects.Workload import Workload, KernelWorkload |
| |
| |
| class RiscvBareMetal(Workload): |
| type = "RiscvBareMetal" |
| cxx_class = "gem5::RiscvISA::BareMetal" |
| cxx_header = "arch/riscv/bare_metal/fs_workload.hh" |
| |
| bootloader = Param.String("File, that contains the bootloader code") |
| bare_metal = Param.Bool(True, "Using Bare Metal Application?") |
| reset_vect = Param.Addr(0x0, "Reset vector") |
| |
| |
| class RiscvLinux(KernelWorkload): |
| type = "RiscvLinux" |
| cxx_class = "gem5::RiscvISA::FsLinux" |
| cxx_header = "arch/riscv/linux/fs_workload.hh" |
| |
| dtb_filename = Param.String( |
| "", "File that contains the Device Tree Blob. Don't use DTB if empty." |
| ) |
| dtb_addr = Param.Addr(0x87E00000, "DTB address") |