| /* |
| * Copyright (c) 2009 The University of Edinburgh |
| * All rights reserved. |
| * |
| * Redistribution and use in source and binary forms, with or without |
| * modification, are permitted provided that the following conditions are |
| * met: redistributions of source code must retain the above copyright |
| * notice, this list of conditions and the following disclaimer; |
| * redistributions in binary form must reproduce the above copyright |
| * notice, this list of conditions and the following disclaimer in the |
| * documentation and/or other materials provided with the distribution; |
| * neither the name of the copyright holders nor the names of its |
| * contributors may be used to endorse or promote products derived from |
| * this software without specific prior written permission. |
| * |
| * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| */ |
| |
| #ifndef __ARCH_POWER_REGS_INT_HH__ |
| #define __ARCH_POWER_REGS_INT_HH__ |
| |
| namespace gem5 |
| { |
| |
| namespace PowerISA |
| { |
| |
| // Constants Related to the number of registers |
| const int NumIntArchRegs = 32; |
| |
| // CR, XER, LR, CTR, TAR, FPSCR, MSR, RSV, RSV-LEN, RSV-ADDR |
| // and zero register, which doesn't actually exist but needs a number |
| const int NumIntSpecialRegs = 11; |
| |
| const int NumIntRegs = NumIntArchRegs + NumIntSpecialRegs; |
| |
| // Semantically meaningful register indices |
| const int ReturnValueReg = 3; |
| const int ArgumentReg0 = 3; |
| const int ArgumentReg1 = 4; |
| const int ArgumentReg2 = 5; |
| const int ArgumentReg3 = 6; |
| const int ArgumentReg4 = 7; |
| const int ArgumentReg5 = 8; |
| const int StackPointerReg = 1; |
| const int TOCPointerReg = 2; |
| |
| enum MiscIntRegNums |
| { |
| INTREG_CR = NumIntArchRegs, |
| INTREG_XER, |
| INTREG_LR, |
| INTREG_CTR, |
| INTREG_TAR, |
| INTREG_FPSCR, |
| INTREG_MSR, |
| INTREG_RSV, |
| INTREG_RSV_LEN, |
| INTREG_RSV_ADDR |
| }; |
| |
| } // namespace PowerISA |
| } // namespace gem5 |
| |
| #endif // __ARCH_POWER_REGS_INT_HH__ |