| [root] |
| type=Root |
| children=system |
| eventq_index=0 |
| full_system=false |
| sim_quantum=0 |
| time_sync_enable=false |
| time_sync_period=100000000000 |
| time_sync_spin_threshold=100000000 |
| |
| [system] |
| type=System |
| children=clk_domain cpu dvfs_handler membus monitor physmem |
| boot_osflags=a |
| cache_line_size=64 |
| clk_domain=system.clk_domain |
| eventq_index=0 |
| exit_on_work_items=false |
| init_param=0 |
| kernel= |
| kernel_addr_check=true |
| load_addr_mask=1099511627775 |
| load_offset=0 |
| mem_mode=timing |
| mem_ranges= |
| memories=system.physmem |
| mmap_using_noreserve=false |
| multi_thread=false |
| num_work_ids=16 |
| readfile= |
| symbolfile= |
| thermal_components= |
| thermal_model=Null |
| work_begin_ckpt_count=0 |
| work_begin_cpu_id_exit=-1 |
| work_begin_exit_count=0 |
| work_cpus_ckpt_count=0 |
| work_end_ckpt_count=0 |
| work_end_exit_count=0 |
| work_item_id=-1 |
| system_port=system.membus.slave[1] |
| |
| [system.clk_domain] |
| type=SrcClockDomain |
| children=voltage_domain |
| clock=1000 |
| domain_id=-1 |
| eventq_index=0 |
| init_perf_level=0 |
| voltage_domain=system.clk_domain.voltage_domain |
| |
| [system.clk_domain.voltage_domain] |
| type=VoltageDomain |
| eventq_index=0 |
| voltage=1.000000 |
| |
| [system.cpu] |
| type=TrafficGen |
| clk_domain=system.clk_domain |
| config_file=tests/quick/se/70.tgen/tgen-simple-mem.cfg |
| elastic_req=false |
| eventq_index=0 |
| system=system |
| port=system.monitor.slave |
| |
| [system.dvfs_handler] |
| type=DVFSHandler |
| domains= |
| enable=false |
| eventq_index=0 |
| sys_clk_domain=system.clk_domain |
| transition_latency=100000000 |
| |
| [system.membus] |
| type=NoncoherentXBar |
| clk_domain=system.clk_domain |
| eventq_index=0 |
| forward_latency=1 |
| frontend_latency=2 |
| response_latency=2 |
| use_default_range=false |
| width=16 |
| master=system.physmem.port |
| slave=system.monitor.master system.system_port |
| |
| [system.monitor] |
| type=CommMonitor |
| children=stackdist trace |
| bandwidth_bins=20 |
| burst_length_bins=20 |
| clk_domain=system.clk_domain |
| disable_addr_dists=true |
| disable_bandwidth_hists=false |
| disable_burst_length_hists=false |
| disable_itt_dists=false |
| disable_latency_hists=false |
| disable_outstanding_hists=false |
| disable_transaction_hists=false |
| eventq_index=0 |
| itt_bins=20 |
| itt_max_bin=100000 |
| latency_bins=20 |
| outstanding_bins=20 |
| read_addr_mask=18446744073709551615 |
| sample_period=1000000000 |
| system=system |
| transaction_bins=20 |
| write_addr_mask=18446744073709551615 |
| master=system.membus.slave[0] |
| slave=system.cpu.port |
| |
| [system.monitor.stackdist] |
| type=StackDistProbe |
| disable_linear_hists=false |
| disable_log_hists=false |
| eventq_index=0 |
| line_size=64 |
| linear_hist_bins=16 |
| log_hist_bins=32 |
| manager=system.monitor |
| probe_name=PktRequest |
| system=system |
| verify=true |
| |
| [system.monitor.trace] |
| type=MemTraceProbe |
| eventq_index=0 |
| manager=system.monitor |
| probe_name=PktRequest |
| trace_compress=true |
| trace_file=monitor.ptrc.gz |
| with_pc=false |
| |
| [system.physmem] |
| type=SimpleMemory |
| bandwidth=73.000000 |
| clk_domain=system.clk_domain |
| conf_table_reported=true |
| eventq_index=0 |
| in_addr_map=true |
| latency=30000 |
| latency_var=0 |
| null=false |
| range=0:134217727 |
| port=system.membus.master[0] |
| |