| |
| machine(DMA, "DMA Controller") |
| : DMASequencer * dma_sequencer, |
| int request_latency = 6 |
| { |
| |
| MessageBuffer responseFromDir, network="From", virtual_network="1", ordered="true", vnet_type="response", no_vector="true"; |
| MessageBuffer reqToDirectory, network="To", virtual_network="0", ordered="false", vnet_type="request", no_vector="true"; |
| |
| state_declaration(State, desc="DMA states", default="DMA_State_READY") { |
| READY, AccessPermission:Invalid, desc="Ready to accept a new request"; |
| BUSY_RD, AccessPermission:Busy, desc="Busy: currently processing a request"; |
| BUSY_WR, AccessPermission:Busy, desc="Busy: currently processing a request"; |
| } |
| |
| enumeration(Event, desc="DMA events") { |
| ReadRequest, desc="A new read request"; |
| WriteRequest, desc="A new write request"; |
| Data, desc="Data from a DMA memory read"; |
| Ack, desc="DMA write to memory completed"; |
| } |
| |
| structure(DMASequencer, external="yes") { |
| void ackCallback(); |
| void dataCallback(DataBlock); |
| } |
| |
| MessageBuffer mandatoryQueue, ordered="false", no_vector="true"; |
| State cur_state, no_vector="true"; |
| |
| State getState(Address addr) { |
| return cur_state; |
| } |
| void setState(Address addr, State state) { |
| cur_state := state; |
| } |
| |
| AccessPermission getAccessPermission(Address addr) { |
| return AccessPermission:NotPresent; |
| } |
| |
| void setAccessPermission(Address addr, State state) { |
| } |
| |
| DataBlock getDataBlock(Address addr), return_by_ref="yes" { |
| error("DMA does not support get data block."); |
| } |
| |
| out_port(reqToDirectory_out, RequestMsg, reqToDirectory, desc="..."); |
| |
| in_port(dmaRequestQueue_in, SequencerMsg, mandatoryQueue, desc="...") { |
| if (dmaRequestQueue_in.isReady()) { |
| peek(dmaRequestQueue_in, SequencerMsg) { |
| if (in_msg.Type == SequencerRequestType:LD ) { |
| trigger(Event:ReadRequest, in_msg.LineAddress); |
| } else if (in_msg.Type == SequencerRequestType:ST) { |
| trigger(Event:WriteRequest, in_msg.LineAddress); |
| } else { |
| error("Invalid request type"); |
| } |
| } |
| } |
| } |
| |
| in_port(dmaResponseQueue_in, ResponseMsg, responseFromDir, desc="...") { |
| if (dmaResponseQueue_in.isReady()) { |
| peek( dmaResponseQueue_in, ResponseMsg) { |
| if (in_msg.Type == CoherenceResponseType:ACK) { |
| trigger(Event:Ack, makeLineAddress(in_msg.Address)); |
| } else if (in_msg.Type == CoherenceResponseType:DATA) { |
| trigger(Event:Data, makeLineAddress(in_msg.Address)); |
| } else { |
| error("Invalid response type"); |
| } |
| } |
| } |
| } |
| |
| action(s_sendReadRequest, "s", desc="Send a DMA read request to memory") { |
| peek(dmaRequestQueue_in, SequencerMsg) { |
| enqueue(reqToDirectory_out, RequestMsg, latency=request_latency) { |
| out_msg.Address := in_msg.PhysicalAddress; |
| out_msg.Type := CoherenceRequestType:DMA_READ; |
| out_msg.DataBlk := in_msg.DataBlk; |
| out_msg.Len := in_msg.Len; |
| out_msg.Destination.add(map_Address_to_Directory(address)); |
| out_msg.MessageSize := MessageSizeType:Writeback_Control; |
| } |
| } |
| } |
| |
| action(s_sendWriteRequest, "\s", desc="Send a DMA write request to memory") { |
| peek(dmaRequestQueue_in, SequencerMsg) { |
| enqueue(reqToDirectory_out, RequestMsg, latency=request_latency) { |
| out_msg.Address := in_msg.PhysicalAddress; |
| out_msg.Type := CoherenceRequestType:DMA_WRITE; |
| out_msg.DataBlk := in_msg.DataBlk; |
| out_msg.Len := in_msg.Len; |
| out_msg.Destination.add(map_Address_to_Directory(address)); |
| out_msg.MessageSize := MessageSizeType:Writeback_Control; |
| } |
| } |
| } |
| |
| action(a_ackCallback, "a", desc="Notify dma controller that write request completed") { |
| dma_sequencer.ackCallback(); |
| } |
| |
| action(d_dataCallback, "d", desc="Write data to dma sequencer") { |
| peek (dmaResponseQueue_in, ResponseMsg) { |
| dma_sequencer.dataCallback(in_msg.DataBlk); |
| } |
| } |
| |
| action(p_popRequestQueue, "p", desc="Pop request queue") { |
| dmaRequestQueue_in.dequeue(); |
| } |
| |
| action(p_popResponseQueue, "\p", desc="Pop request queue") { |
| dmaResponseQueue_in.dequeue(); |
| } |
| |
| action(z_stall, "z", desc="dma is busy..stall") { |
| // do nothing |
| } |
| |
| transition(READY, ReadRequest, BUSY_RD) { |
| s_sendReadRequest; |
| p_popRequestQueue; |
| } |
| |
| transition(READY, WriteRequest, BUSY_WR) { |
| s_sendWriteRequest; |
| p_popRequestQueue; |
| } |
| |
| transition(BUSY_RD, Data, READY) { |
| d_dataCallback; |
| p_popResponseQueue; |
| } |
| |
| transition(BUSY_WR, Ack, READY) { |
| a_ackCallback; |
| p_popResponseQueue; |
| } |
| } |