| /* |
| * Copyright (c) 2003-2005 The Regents of The University of Michigan |
| * Copyright (c) 2007 MIPS Technologies, Inc. |
| * All rights reserved. |
| * |
| * Redistribution and use in source and binary forms, with or without |
| * modification, are permitted provided that the following conditions are |
| * met: redistributions of source code must retain the above copyright |
| * notice, this list of conditions and the following disclaimer; |
| * redistributions in binary form must reproduce the above copyright |
| * notice, this list of conditions and the following disclaimer in the |
| * documentation and/or other materials provided with the distribution; |
| * neither the name of the copyright holders nor the names of its |
| * contributors may be used to endorse or promote products derived from |
| * this software without specific prior written permission. |
| * |
| * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| * |
| * Authors: Nathan Binkert |
| * Steve Reinhardt |
| * Korey Sewell |
| */ |
| |
| #ifndef __ARCH_MIPS_UTILITY_HH__ |
| #define __ARCH_MIPS_UTILITY_HH__ |
| |
| #include "arch/mips/types.hh" |
| #include "arch/mips/isa_traits.hh" |
| #include "base/misc.hh" |
| #include "config/full_system.hh" |
| //XXX This is needed for size_t. We should use something other than size_t |
| //#include "kern/linux/linux.hh" |
| #include "sim/host.hh" |
| |
| #include "cpu/thread_context.hh" |
| |
| class ThreadContext; |
| |
| namespace MipsISA { |
| |
| uint64_t getArgument(ThreadContext *tc, bool fp) { |
| panic("getArgument() not implemented for MIPS\n"); |
| } |
| |
| //Floating Point Utility Functions |
| uint64_t fpConvert(ConvertType cvt_type, double fp_val); |
| double roundFP(double val, int digits); |
| double truncFP(double val); |
| |
| bool getCondCode(uint32_t fcsr, int cc); |
| uint32_t genCCVector(uint32_t fcsr, int num, uint32_t cc_val); |
| uint32_t genInvalidVector(uint32_t fcsr); |
| |
| bool isNan(void *val_ptr, int size); |
| bool isQnan(void *val_ptr, int size); |
| bool isSnan(void *val_ptr, int size); |
| |
| /** |
| * Function to insure ISA semantics about 0 registers. |
| * @param tc The thread context. |
| */ |
| template <class TC> |
| void zeroRegisters(TC *tc); |
| |
| void startupCPU(ThreadContext *tc, int cpuId); |
| |
| void copyRegs(ThreadContext *src, ThreadContext *dest); |
| |
| // Instruction address compression hooks |
| static inline Addr realPCToFetchPC(const Addr &addr) { |
| return addr; |
| } |
| |
| static inline Addr fetchPCToRealPC(const Addr &addr) { |
| return addr; |
| } |
| |
| // the size of "fetched" instructions (not necessarily the size |
| // of real instructions for PISA) |
| static inline size_t fetchInstSize() { |
| return sizeof(MachInst); |
| } |
| |
| static inline MachInst makeRegisterCopy(int dest, int src) { |
| panic("makeRegisterCopy not implemented"); |
| return 0; |
| } |
| |
| static inline ExtMachInst |
| makeExtMI(MachInst inst, ThreadContext * xc) { |
| #if FULL_SYSTEM |
| ExtMachInst ext_inst = inst; |
| if (xc->readPC() && 0x1) |
| return ext_inst|=(static_cast<ExtMachInst>(xc->readPC() & 0x1) << 32); |
| else |
| return ext_inst; |
| #else |
| return ExtMachInst(inst); |
| #endif |
| } |
| }; |
| |
| |
| #endif |